

# **ADQDSP Datasheet**

ADQDSP is a digital signal processing board for signal recording and real-time signal processing. Powered with a Virtex 6 LX240T FPGA and 1GByte data RAM and peer-to-peer streaming, it operates as a calculation enhancement to the ADQ V6 Digitizer family. The ADQDSP also operates as a stand alone calculation board.



### Introduction

The ADQDSP is a digital signal processing board, tailored for real-time signal processing. The ADQDSP connects through peer-to-peer streaming to any ADQ V6 digitizer. It is possible to place a chain of ADQDSP units for extreme calculation tasks.

The FPGA is a Virtex 6 LX240T. The FPGA firmware consist of supporting functions, for example PCIe controller and DRAM controller. Parts of the FPGA are available for customized real-time applications through the ADQDSP Development Kit.

The ADQDSP provides host connection through various interfaces and form factors.

### ADQDSP Development Kit

SP Devices' ADQDSP Development Kit is an required tool for integrating custom real-time signal processing in the FPGA. The custom firmware is easily integrated into the digitizer's standard functions to enhance the capabilities of demanding signal analysis. More details about this product can be found in the datasheet for the ADQDSP Development Kit.

### Ordering information

| ORDERING INFORMATION   |       |  |  |
|------------------------|-------|--|--|
| Order code ADQDSP      |       |  |  |
| AVAILABLE OPTIONS      |       |  |  |
| cPCle / PXle interface | –PXIE |  |  |
| PCIe interface         | -PCIE |  |  |
| Micro-TCA interface    | -MTCA |  |  |
| RELATED PRODUCTS       |       |  |  |
| ADQDSP Development Kit |       |  |  |

#### **Features**

- Virtex 6 FPGA
- Peer-to-peer data streaming mode
- 1 GByte data memory
- Trigger in
- Trigger out
- Clock reference in
- · Clock reference out
- GPIO
- Data interfaces cPCle / PXle / PCle / MTCA.4
- 3.2 GBytes/s data transfer rate on Gen2 by 8 lanes
- Open FPGA for real-time custom applications

### **Applications**

- · Time-of-flight
- Physics experiments
- LIDAR
- Wireless communication
- Optical transmission
- · High-speed data recording
- Test and measurement
- Ultrasonic ranging



# 1 Technical data<sup>1</sup>

### Table 1:

| KEY PARAMETERS          |                                                        |
|-------------------------|--------------------------------------------------------|
| Data memory             | 8 Gbit                                                 |
| Memory bandwidth        | 96 Gbit/s                                              |
| Host computer interface | 3.2 GByte/s sustained data rate over 8 lanes PCIe Gen2 |
| Trigger                 | Software / External                                    |
| Number of GPIOs         | 5                                                      |
| Clock reference         | Internal / External                                    |

#### Table 2:

| CLOCK REFERENCE INPUT                              |          |   |  |  |
|----------------------------------------------------|----------|---|--|--|
| Internal clock reference                           |          |   |  |  |
| Frequency 10 MHz                                   |          |   |  |  |
| Accuracy $\pm$ 5 $\pm$ 0.5/y ppm                   |          |   |  |  |
| External clock reference                           |          |   |  |  |
| Frequency (min – max) 1 – 250 MHz                  |          |   |  |  |
| Signal level (min – max) 0.8 – 3.3 V <sub>PP</sub> |          |   |  |  |
| Impedance AC                                       | 50       | Ω |  |  |
| Duty cycle                                         | 50% ± 5% |   |  |  |
| Connector PCIe / PXIe                              | MCX      |   |  |  |
| Connector MTCA.4 MMCX                              |          |   |  |  |
| PXIe clock reference <sup>1</sup>                  |          |   |  |  |
| PXIe clock 100 MHz                                 |          |   |  |  |
| PXIe sync <sup>2</sup> 10 MHz                      |          |   |  |  |

- 1. Available on PXIe form factor only.
- 2. Jitter reduced by PXIe clock in digitizer.

### Table 3:

| CLOCK REFERENCE OUTPUT |                         |   |  |
|------------------------|-------------------------|---|--|
| Frequency              | Same as clock reference |   |  |
| Signal level           | 3.3 V <sub>PP</sub>     |   |  |
| Impedance AC           | 50                      | Ω |  |
| Duty cycle             | 50% ± 5%                |   |  |
| Connector PCIe / PXIe  | MCX                     |   |  |
| Connector MTCA.4       | MMCX                    |   |  |

## Table 4:

| EXTERNAL TRIGGER INPUT        |             |    |  |
|-------------------------------|-------------|----|--|
| Input impedance DC            | 50          | Ω  |  |
| Input range (min – max)       | -0.4 to 2.4 | V  |  |
| Threshold rising/falling edge | 500         | mV |  |
| Sensitivity                   | 200         | mV |  |
| Jitter                        | 25          | ps |  |
| Resolution 1/FS s             |             | s  |  |
| Connector PCIe / PXIe         | MCX         |    |  |
| Connector MTCA.4              | MMCX        |    |  |

#### Table 5:

| TRIGGER OUTPUTS       |           |   |
|-----------------------|-----------|---|
| Output impedance      | 30        | Ω |
| Output (low – high)   | 0.1 – 3.2 | V |
| Connector PCle / PXle | MCX       |   |
| Connector MTCA.4      | MMCX      |   |

### Table 6:

| GPIO                             |              |         |
|----------------------------------|--------------|---------|
| Number of GPIO                   | 5            |         |
| Output impedance pin #5          | 33           | Ω       |
| Output impedance pin #1-4        | 100          | Ω       |
| Output (low – high) <sup>1</sup> | 0.1 – 3.2    | V       |
| Input impedance                  | 10           | kΩ      |
| Input (low – high)               | 1 – 2.3      | V       |
| Connector                        | Micro-D plug | g 9 way |

1. Unloaded condition.

### Table 7:

| POWER SUPPLY         |             |      |
|----------------------|-------------|------|
| Supply Voltage       | 12          | V    |
| Power <sup>1</sup>   | 30          | W    |
| Connector PCIe       | 6-pin ATX p | ower |
| Connector cPCle/PXle | from slot   |      |
| Connector MTCA       | from slot   |      |

This is an estimated value from typical use case.
The power consumption is set by the custom firmware.

### Table 8:

| ( | CERTIFICATION AND COMPLIANCE |
|---|------------------------------|
| ( | CE                           |

#### Table 9:

| LED INDICATORS |        |                   |
|----------------|--------|-------------------|
| Power          | Green  | Power up          |
| Ready          | Yellow | User control      |
| Status         | Red    | Flashing overheat |

1. All values are typical unless otherwise noted.



#### 2 Architecture

### 2.1 Block diagram



Figure 1: Block diagram.

A block diagram of the ADQDSP is shown in Figure 1. The main blocks are described below. The ADQDSP contains a framework for signal processing. All signal processing has to be designed using the ADQDSP Development Kit.

### 3 Functional overview

#### 3.1 Data streaming

Data is streamed to the ADQDSP via the PCle interface. After processing, data is streamed out via the PCle interface.

To support data recording, there is on-board DRAM of 1 GBytes.

#### 3.2 Signal processing

Custom real-time signal processing can be implemented using the ADQDSP Development Kit.

#### 3.3 Trigger

There is support for are several trigger modes;

External trigger for synchronization

· Software trigger for user's control

There is also a trigger output for triggering external equipment.

#### 3.4 Clock

There are several modes for clocking the ADQDSP:

- Internal 125 MHz clocks for PCIe interface
- Internal 200 MHz clock for DRAM internface
- Internal 75 MHz general purpose clock
- External clock reference for synchronization

There is also a clock reference output for clocking external equipment.

#### 3.5 **GPIO**

There are 5 GPIO pins for real-time communication with external equipment. The GPIOs are controlled from software, but can also be accessed from the ADQDSP Development Kit for integration in a real-time control system.

The connector is Micro DSUB 9 way plug. A suitable socket with lead is for example MOLEX 83421-9044.

| # | Function    |
|---|-------------|
| 1 | GPIO pin #1 |
| 2 | GPIO pin #2 |
| 3 | GPIO pin #3 |
| 4 | GPIO pin #4 |
| 5 | GPIO pin #5 |
| 6 | GND         |
| 7 | GND         |
| 8 | GND         |
| 9 | GND         |
|   |             |



Figure 2: GPIO connector.

### 4 Absolute maximum ratings

Exposure to conditions exceeding these ratings may reduce lifetime or permanently damage the device.

The ADQDSP has a built-in fan to cool the device. The built-in temperature surveillance unit will protect the ADQDSP from overheating by temporarily shutting down parts of the device in such a situation.



#### Table 10:

| ABSOLUTE MAXIMUM RATINGS         |        |                     |  |
|----------------------------------|--------|---------------------|--|
|                                  | MIN    | MAX                 |  |
| Supply voltage (to GND)          | –0.4 V | 14 V                |  |
| Trigger input (to GND)           | –3 V   | 3.7 V               |  |
| Clock ref (AC)                   |        | 3.3 V <sub>PP</sub> |  |
| GPIO input (to GND) <sup>1</sup> | –1 V   | 4.6 V               |  |
| Ambient temperature (operation)  | 0 °C   | 45 °C               |  |

 A voltage on a GPIO input higher than 3.3 V may change the output voltage on GPIOs which are set to outputs. This may damage external equipment.

### 5 Software tools

### 5.1 Operating systems

The software package includes drivers for the main operating systems.

Table 11:

| OPERATING SYSTEM   |                                |
|--------------------|--------------------------------|
| Windows 7          | 32 bit and 64 bit              |
| Windows 8          | 32 bit and 64 bit              |
| Windows 10         | When available                 |
| Linux <sup>1</sup> | Kernel 2 and 3, 32 and 64 bits |

 Contact SP Devices sales representative for information about distributions.

#### 5.2 Software development kit (SDK)

The ADQDSP digitizer is easily integrated into the application by using the software development kit. The SDK is included with the ADQDSP.

The SDK is the tool for integration the software part of the design that execute on the host PC. The SDK is also used for setting up data streaming to and from the ADQDSP.

The firmware in the ADQDSP FPGA is designed using ADQDSP Development Kit, which is purchased separately.

### 6 Data interface options

The ADQDSP is available in several form factors to suit various integration situations. The form factor sets the communication interface to the host PC as well as the mechanical properties of the ADQDSP.

The cPCIe, PXIe and M-TCA.4 from factors are intended for integration into a rack for modular instrumentation or large scale acquisition.

The PCIe form factor is for integration into the host PC. The board is half length to enable compact solutions.

Also the PCI-Express based models are equipped with a USB2.0 interface. It is intended for restoring the system if a custom firmware upload has failed.

### 6.1 PCI Express interface

The PCI Express interface is intended for integration in a PC.

Table 12:

| PCIe INTERFACE                            |      |         |
|-------------------------------------------|------|---------|
| Data rate                                 | Gen2 |         |
| Bus width electrical                      | 8    | lanes   |
| Sustained data rate, 8 lanes <sup>1</sup> | 3.2  | GByte/s |
| Bus width mechanical <sup>2</sup>         | 16   | lanes   |
| Board height                              | 2    | slots   |
| Board length (half length)                | 167  | mm      |

- This is depending on the capacity of the complete system including the selected PC.
- The wide contact is required to support the weight of the board.

Order code: -PCIE

### 6.2 cPCle / PXle interface

The ADQDSP is available with cPCle / PXle interface.

Table 13:

| cPCle / PXIe INTERFACE           |             |         |
|----------------------------------|-------------|---------|
| Bus width                        | 8           | lanes   |
| Bus peak capacity                | 16          | Gbit/s  |
| Sustained data rate <sup>1</sup> | 3.2         | GByte/s |
| PXIe card size                   | 3U 2 slot 8 | TE      |

1. This is depending on the capacity of the complete system including the selected PC.

Order code: -PXIE

#### Micro-TCA interface 6.3

The ADQDSP is available with digital back-end and interfaces for Micro-TCA chassis, Figure 3.



Figure 3: Block diagram of ADQ1600-MTCA.

#### Table 14:

| MICRO-TCA BOARD SIZE |              |  |
|----------------------|--------------|--|
| Board width          | Double width |  |
| Board height         | Mid-size     |  |

Some of the pins in the backplane connector are used for the standard digitizer functions. Some are available for custom design using the ADQDSP Development Kit for custom implementations only.

Table 15:

| MICRO-TCA INTERFACE   |       |                |  |
|-----------------------|-------|----------------|--|
| Signal                | Port  | Status         |  |
| 1GbE                  | 0     | ADQDSP Dev Kit |  |
| PCle                  | 4-7   | Standard       |  |
| Point-to-point        | 12-15 | ADQDSP Dev Kit |  |
| Trigger, Data, Clocks | 17-20 | ADQDSP Dev Kit |  |
| TCLKA                 | Clk 1 | Standard       |  |
| TCLKB                 | Clk 2 | Standard       |  |
| FCLKA                 | Clk 3 | Standard       |  |

Table 16:

| FRONT PANEL ADDITIONAL INTERFACE |                        |                |  |
|----------------------------------|------------------------|----------------|--|
| Signal                           | Connector <sup>1</sup> | Status         |  |
| 1 GbE                            | SFP                    | ADQDSP Dev Kit |  |
| 10 GbE                           | SFP+                   | ADQDSP Dev Kit |  |

1. SFP+ and SFP modules are not included.



Mini-B SMA MMCX MMCX MMCX MMCX Analog input SMA LED Yellow Ready

LED Blue hot swap

Figure 4: Typical Micro-TCA card

Order code: -MTCA



### Important Information

Teledyne Signal Processing Devices Sweden AB (Teledyne SP Devices) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Teledyne SP Devices' general terms and conditions supplied at the time of order acknowledgment.

Teledyne SP Devices warrants that each product will be free of defects in materials and workmanship, and conform to specifications set forth in published data sheets, for a period of one (1) year. The warranty commences on the date the product is shipped by Teledyne SP Devices. Teledyne SP Devices' sole liability and responsibility under this warranty is to repair or replace any product which is returned to it by Buyer and which Teledyne SP Devices determines does not conform to the warranty. Product returned to Teledyne SP Devices for warranty service will be shipped to Teledyne SP Devices at Buyer's expense and will be returned to Buyer at Teledyne SP Devices' expense. Teledyne SP Devices will have no obligation under this warranty for any products which (i) has been improperly installed; (ii) has been used other than as recommended in Teledyne SP Devices' installation or operation instructions or specifications; or (iii) has been repaired, altered or modified by entities other than Teledyne SP Devices. The warranty of replacement products shall terminate with the warranty of the product. Buyer shall not return any products for any reason without the prior written authorization of Teledyne SP Devices.

In no event shall Teledyne SP Devices be liable for any damages arising out of or related to this document or the information contained in it.

TELEDYNE SP DEVICES' EXPRESS WARRANTY TO BUYER CONSTITUTES TELEDYNE SP DEVICES' SOLE LIABILITY AND THE BUYER'S SOLE REMEDY WITH RESPECT TO THE PRODUCTS AND IS IN LIEU OF ALL OTHER WARRANTIES, LIABILITIES AND REMEDIES. EXCEPT AS THUS PROVIDED, TELEDYNE SP DEVICES DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING ANY WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT.

TELEDYNE SP DEVICES DOES NOT INDEMNIFY, NOR HOLD THE BUYER HARMLESS, AGAINST ANY LIABILITIES, LOSSES, DAMAGES AND EXPENSES (INCLUDING ATTORNEY'S FEES) RELATING TO ANY CLAIMS WHATSOEVER. IN NO EVENT SHALL TELEDYNE SP DEVICES BE LIABLE FOR SPECIAL, INCIDENTAL OR CONSEQUENTIAL DAMAGES, INCLUDING LOST PROFIT, LOST DATA AND THE LIKE, DUE TO ANY CAUSE WHATSOEVER. NO SUIT OR ACTION SHALL BE BROUGHT AGAINST TELEDYNE SP DEVICES MORE THAN ONE YEAR AFTER THE RELATED CAUSE OF ACTION HAS ACCRUED. IN NO EVENT SHALL THE ACCRUED TOTAL LIABILITY OF TELEDYNE SP DEVICES FROM ANY LAWSUIT, CLAIM, WARRANTY OR INDEMNITY EXCEED THE AGGREGATE SUM PAID TO SP BY BUYER UNDER THE ORDER THAT GIVES RISE TO SUCH LAWSUIT, CLAIM, WARRANTY OR INDEMNITY.

### **Worldwide Sales and Technical Support**

www.spdevices.com

#### **Teledyne SP Devices Corporate Headquarters**

Teknikringen 6 SE-583 30 Linköping Sweden

Phone: +46 (0)13 465 0600 Fax: +46 (0)13 991 3044 Email: info@spdevices.com

Copyright © 2017 Teledyne Signal Processing Devices Sweden AB. All rights reserved, including those to reproduce this publication or parts thereof in any form without permission in writing from Teledyne SP Devices.