

# VP430 3U VPX Direct RF Processing System Xilinx Zynq Ultrascale+ RFSOC

The VP430 is 3U VPX RF processing system featuring the transformational Xilinx® Zynq® Ultrascale+<sup>™</sup> RF system-on-chip technology (RFSoC). The ZU27DR device used on the VP430 includes eight integrated analog-todigital converters at 4GSPS, eight digitalto-analog converters at 6.4 GSPS, a userprogrammable FPGA fabric, and multi-core Zynq ARM® processing subsystem.

#### **Reduce RF Signal Chain Complexity**

RF systems with multiple channels suffer from a cost- and complexity challenge. More channels means more expensive and large RF signal up/down conversion and signal conditioning. As a solution, the VP430 enables direct RF sampling which can be implemented in the digital domain, bringing greater flexibility to the signal processing chain. Additionally, simplified integration with RF sampling devices removes the complexity of JESD204B high speed serial interfaces.

#### **Maximize Input/Output Channel Density**

The VP430 is one of the densest 3U VPX analog FPGA carrier boards available with the ability to synchronize all 16 channels as well as multiple boards for even larger system applications. In previous generations of technology, this combination would have taken four times as many boards.

#### Heterogeneous processing capability

Many RF and signal processing systems require both a streaming DSP with an FPGA and a general purpose processor for decisions and control. In the past, these



processing requirements were handled by separate modules. Now, with the VP430, it is possible to get both functions in a single module by leveraging the RFSoC technology.

#### **Offload Data More Efficiently**

The VP430 has a traditional VPX data plane interface, allowing a x8 PCle<sup>™</sup> Gen3 connection to a host computer. With eight ADCs sampling at rates over 6GSPS with two bytes per sample, even the modern PCle Gen 3 high speed data connection is too slow for a direct transfer. To overcome this challenge, the VP430 includes – in addition to the PCle Gen3 data plane - the option to be built with an 8-channel VITA 66.4 fiber optic interface for transfers up to 12 GB/s.

The VP430 is designed to be both air- and conduction cooled, making it an ideal COTS product for early designs and capable of being deployed into operational assets. When paired with Abaco's extensive portfolio of multi- architecture processing boards including SBCs and GPGPUs, the state-of-the-art VP430 enables systems to be built from leading edge, interoperable components.

### **FEATURES:**

- Zynq UltraScale+ RFSoC
- Integrated ADC, DAC, programmable logic and processing subsystems.
- ADC 8-channel 4GSPS 12-Bit
- DAC 8-channel 6.4GSPS 14-Bit
- Application Processing Unit
  - Quad-core ARM Cortex-A53
- Real-time Processing Unit
  - Dual-core ARM Cortex-R5
- Up to 16 GBytes DDR4
- Single serial BLAST site
  - Configurable memory options.
  - Firefly Optical backplane option.

#### • I/O

- PCle Gen3 x8
- 2x USB 3.0 or DisplayPort<sup>™</sup> with RTM311
- SATA 3.1 M.2 2280 SSD with RTM311
- VITA 66.4 8x FireFly<sup>™</sup> Optical Interface for transfers up to 12 GB/s.

## VP430 3U VPX Direct RF Processing System

#### Specifications

#### Block diagram



- 0.8" pitch convection cooled
- 1.0" pitch conduction cooled

#### Zynq Ultrascale+ RFSOC

• ZU27DR. Until production silicon is released from Xilinx, the VP430 has engineering samples of the RFSoC device. Contact Abaco for more information.

#### Memory

- Two 64-bit 8GBytes DDR4 (16GB total) memory blocks. Up to 2400 Mb/s.
- RFSOC 256KB on-chip with ECC.

#### ADC and DAC

- ADC: 8-channels, 12-bit, 4GSPS with DDC
- DAC: 8-channels, 14-bit, 6.4GSPS with DUC

#### **Programmable FPGA Logic**

- 930k System Logic Cells
- 425k CLB LUTs
- 4,272 DSP Slices

#### **Application Processing Unit**

- Quad-core ARM Cortex-A53 MPCore
- Up to 1.5GHz

#### Real-time Processing Unit

- Dual-core ARM Cortex-R5 MPCore
- Up to 533MHz

#### Flexible VPX backplane options

VITA 67.1 analog interface ports
VITA 66.4 optical interface via FireFly BLAST site (optional). 8 channels up to 12 GB/s.

#### Contact Abaco for ordering information.

Xilinx and Zynq are registered trademarks, and Ultrascale+ is a trademark, of Xilinx, Inc. FireFly is a trademark of Samtec, Inc. PCIe is a trademark of PCI-SIG. ARM is a registered trademark of ARM Limited. DisplayPort is a trademark of the Video Electronics Standards Association (VESA).



## WE INNOVATE. WE DELIVER. YOU SUCCEED.

Americas: 866-OK-ABACO or +1-866-652-2226 Asia & Oceania: +81-3-5544-3973 Europe, Africa, & Middle East: +44 (0) 1327-359444

Locate an Abaco Systems Sales Representative visit: abaco.com/products/sales

©2018 Abaco Systems. All Rights Reserved. All other brands, names or trademarks are property of their respective owners. Specifications are subject to change without notice.

